Table 14:
Pads on the rear
side of Helix128-2.1. The first pad in the table corresponds to the
uppermost pad of the chip's rear side (with the frontside left).
Ref. no. |
Pin name |
Type |
Description |
240 |
Vddg |
supply |
positive pad guard supply voltage (+2V) |
239,238 |
Vddd |
supply |
positive digital supply voltage (+2V) |
237-234 |
Vdda |
supply |
positive analog supply voltage (+2V) |
233-230 |
Vssa |
supply |
negative analog supply voltage (-2V) |
229,228 |
Vssd |
supply |
negative digital supply voltage (-2V) |
227 |
Vssg |
supply |
negative pad guard supply voltage (-2V) |
226 |
Rref |
output |
to be connected to external resistor (20k) if internal reference current source is used. |
225 |
IrefOut |
output |
output of internal reference current source |
224 |
IrefIn |
input |
reference current
input for internal current DAC; may either be connected
to an external reference current source or to the IrefOut pin,
if internal reference current source is to be used |
223 |
Voffset |
block. outp. |
should be connected to external blocking capacitor |
222 |
Idriver |
block. outp. |
`` |
221 |
Vdcl |
block. outp. |
`` |
220 |
Vd |
block. outp. |
`` |
219 |
VcompRef |
block. outp. |
`` |
218 |
AnalogOutDummy |
output |
dummy serial analog output, should be subtracted from AnalogOut |
217 |
AnalogOut |
output |
serial analog output |
216 |
Id0 |
|
|
215-211 |
|
|
|
211 |
Id5 |
|
996 `` |
210 |
FcsTp |
input |
digital test pulse input; the rising
edge signals moment of charge injection |
209 |
SufixReset |
|
active high reset signal for bias generator and controller part |
208 |
notReset |
input |
active low pipeline reset signal |
207 |
DataValid |
output |
active high signal indicating valid
data on AnalogOutDummy and AnalogOut |
206 |
Error |
output |
active high signal indicating an error condition on the chip |
205 |
SerLoad |
input |
active high load signal for serial line interface |
204 |
SerData |
input |
active high data signal for serial line interface |
203 |
TrigIn |
input |
active high readout trigger input |
202 |
SerClk |
input |
active high clock of serial line interface |
201 |
notRclk |
input |
active low readout clock for data multiplexer |
200 |
Rclk |
input |
active high readout clock for data multiplexer |
199 |
notSclk |
input |
active low sampling clock; the rising edge signals the sampling point of time |
198 |
Sclk |
input |
active high sampling clock; the falling edge signals the sampling point of time |